

|                   | PCH - EF                                                                          |
|-------------------|-----------------------------------------------------------------------------------|
| CPU IO            | PCIe Gen4, 4x Type-C (TBT, USB 4.0, DP), DDR4,LPDDR4x, LPDDR5, CSI, DSI, DDI, eDP |
| PCH-LP            | 12 lanes HSIO, USB2, USB 3.2, eSPI, SPI, LPSS, I2C, SMBus                         |
| Power Delivery    | CPU FIVR/PCH FIVR w/discrete VR ROP USB-C PD Controller                           |
| Memory            | DDR4 - Max 64GB @ 3200MT/s<br>LPDDR4x - Max 32GB @ 4266MT/s                       |
| Storage           | PCIe/SATA                                                                         |
| Boot              | SPI NOR                                                                           |
| Discrete Graphics | Optional x4 PCIe – Hybrid Graphics support w/Hot Plug                             |
| Internal Display  | eDP , MIPI DSI                                                                    |
| External displays | 4 Wired Type-C (DP/TBT) Wireless (Miracast2.0 r2) (Wi-Fi) DDI(DP, HDMI)           |
| Wireless          | Quasar CNVi w/Harrison Peak (Wi-Fi/BT) module<br>WWAN - XMM 7560                  |
| Clocking          | 38.4MHz Platform Xtal                                                             |
| Wired COMMs       | Integrated GbE w/ discrete Gbit Lan Phy                                           |

| Feature              | Description                                                                                                     |
|----------------------|-----------------------------------------------------------------------------------------------------------------|
| Imaging              | 4x WF/UF 2D Camera – (13MP WF, 2MP UF, 2MP Others)<br>Other Cameras: AutoFocus, Face Tracking, Image Biometrics |
| Docking/Walk-up-Port | 4x Ports Max: Type-C/Type-A                                                                                     |
| Audio                | 3.5mm Headphone Jack, Integrated Speakers/Mic, Docking<br>Soundwire, Intel HD Audio, I2S, USB                   |
| Sensors              | Ambient Light Sensor, Gyroscope, Accelerometer, Compass, Proximity, Pressure                                    |
| Misc, GPIO's         | Power/Vol button/Indicator LEDs/Keyboard/Touchpad/etc                                                           |



### TIGER LAKE PCH:

Title <Title> Size A3 Document Number <Doc> Rev <RevCode> Monday, November 15, 2021 Sheet

## MCP -DP\HDMI



## 5.3 Display Interfaces

### Table 33. DDI Ports Availability

| SKU   | UP4 Processor Line    | UP3 Processor Line |
|-------|-----------------------|--------------------|
| DDI A | eDP*/MIPI_0           | eDP*/MIPI_0        |
| DDI B | eDP*/DP*/HDMI*/MIPI_1 | eDP*/DP*/HDMI*     |
| TCP0  | DP*/HDMI*             | DP*/HDMI*          |
| TCP1  | DP*/HDMI*             | DP*/HDMI*          |
| TCP2  | DP*/HDMI*             | DP*/HDMI*          |
| TCP3  | N/A                   | DP*/HDMI*          |

Title 

Size Document Number 

A3 | Coc |

# MEMORY CHANNEL A

DDR4/LP4/LP5/LP5 CMD Flin LP4-LP5(NIL)/DDR4 (NIL)/DDR4 (IL) DDR0\_CLK\_P1/IDR3\_CLK\_P/DDR3\_CLK\_P/DDR3\_CLK\_P
DDR0\_CLK\_N/IDDR3\_CLK\_N/DDR3\_CLK\_N/DDR3\_CLK\_P
NC/IDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_CLK\_P/DDR2\_C DDR0\_DQ0\_7/DDR0\_DQ0\_7/DDR0\_DQ0\_ CP52 DDR0\_DQ0\_6/DDR0\_DQ0\_6/DDR0\_DQ0\_6 DDR0\_DQ0\_5/DDR0\_DQ0\_5/DDR0\_DQ0\_5 1.CKP and CKN differential signal swapping within a pair is not allowed. Also, differential clock pair to clock pair swapping within a channel is not allowed. DDR0\_DQ0\_4/DDR0\_DQ0\_4 NC/DDR2\_CLK\_N/DDR2\_CLK\_N/DDR2\_CLK CU53 DDR0 DQ0 3/DDR0 DQ0 3/DDR0 DQ0 3 NC/DDR1 CLK P/DDR1 CLK P/DDR1 CLK P NC/DDR1\_CLK\_P/DDR1\_CLK\_P/DDR1\_CLK\_P

NC/DDR1\_CLK\_N/DDR1\_CLK\_N/DDR1\_CLK

CC52 DDR0\_DQ0\_2/DDR0\_DQ0\_2 CC52
M\_0\_CLK\_DDR0\_DP
RANK 0 CLK
M\_0\_CLK\_DDR0\_DN DDR0 DQ0 1/DDR0 DQ0 1 /DDR0 DQ0 1 DDR0 CLK P0 DDR0 CLK P/DDR0 CLK P/DDR0 CLK P CU49 DDR0\_DQ0\_0/DDR0\_DQ0\_0/DDR0\_DQ0\_0 DDR0\_CLK\_N0/DDR0\_CLK\_N/DDR0\_CLK\_N/DDR0\_CLK CH53

CH52

DDR0\_DQ1\_7/DDR0\_DQ1\_7/DDR0\_DQ1\_7

DDR0\_DQ1\_6/DDR0\_DQ1\_6/DDR0\_DQ1\_6 DDR4/LP4/LP5/LP5 CMD Flip NC/DDR3\_CKE0/DDR3\_WCK\_P/DDR3\_WCK\_P NC/DDR3\_CKE1/DDR3\_WCK\_P/DDR3\_WCK\_P

NC/DDR3\_CKE1/DDR3\_WCK\_N/DDR3\_WCK
NC/DDR2\_CKE0/DDR2\_WCK\_P/DDR2\_WCK\_P

BN51

BN51 CH50 DDR0\_DQ1\_5/DDR0\_DQ1\_ DDR0 DQ1 4/DDR0 DQ1 4/DDR0 DQ1 4 BN53 CD45 DDR0\_DQ1\_3/DDR0\_DQ1\_3 NC/DDR2\_CKE1/DDR2\_WCK\_N/DDR2\_WCK DDR0 DQ1 2/DDR0 DQ1 2/DDR0 DQ1 2 NC/DDR1 CKEN/DDR1 WCK P/DDR1 WCK P CL50 DDR0\_DQ1\_1/DDR0\_DQ1\_ /DDR0\_DQ1\_1 NC/DDR1\_CKE1/DDR1\_WCK\_N/DDR1\_WCK DDR0\_DQ1\_0/DDR0\_DQ1\_0/DDR0\_DQ1\_0 NC/DDR0 CKE0/DDR0 WCK P/DDR0 WCK P CT47 DDR1\_DQ1\_0/DDR1\_DQ2\_1/DDR1\_DQ0\_7
CV47 DDR1\_DQ0\_7/DDR0\_DQ2\_1/DDR1\_DQ0\_6 CA53 NC/DDR0\_CKE1/DDR0\_WCK\_N/DDR0\_WCK CV47 DDR1\_DQ0\_6/DDR0\_DQ2\_ /DDR1\_DQ0\_6 DDR4/LP4/LP5/LP5 CMD Flip BU52 M\_0\_CKE\_1 M\_0\_CKE\_0 CT45 DDR1\_DQ0\_5/DDR0\_DQ2\_5/DDR1\_DQ0\_5 DDR0 CKE1/DDR2 CA4/DDR2 CA5/DDR2 CA1 DDR1\_DQ0\_4/DDR0\_DQ2\_4 DDR0\_CKE0/DDR2\_CA5/DDR2\_CA6/DDR2\_CA0 DDR1 DQ0 3/DDR0 DQ2 3/DDR1 DQ0 3 DDR4/LP4/LP5/LP5 CMD Flip CV42 DDR1\_DQ0\_3/DDR0\_DQ2\_3/DDR1\_DQ0\_3
CT41 DDR1\_DQ0\_2/DDR0\_DQ2\_2/DDR1\_DQ0\_2 | DDR0\_CSI|DDR1\_CA1/DDR1\_CA5|
| DDR0\_CSI|NC/DDR1\_CS1/DDR1\_CA4|
| DDR0\_CSI|NC/DDR1\_CS1/DDR1\_CA4| Chip Select: All commands are masked when CS n is registered HIGH. CS n provides for external Rank selection on systems with multiple Ranks. CS\_n is considered part of the command code. DDR0\_CS0/NC/DDR1\_CS1/DDR1\_CA4
DDR4/LP4/LP5/LP5 CMD Flip DDR1 DQ0 1/DDR0 DQ2 1/DDR1 DQ0 1 CV41 DDR1\_DQ0\_0/DDR0\_DQ2\_0/DDR1\_DQ0\_0 DDR1\_DQ1\_7/DDR0\_DQ3\_7/DDR1\_DQ1\_ NC/DDR0 CA0/DDR0 CA0/DDR0 CA6 CM47 DDR1\_DQ1\_6/DDR0\_DQ3\_6/DDR1\_DQ1\_6 NC/DDR0 CA1/DDR0 CA1/DDR0 CA5 DDR1\_DQ1\_5/DDR0\_DQ3\_5/DDR1\_DQ1\_5 NC/DDR2\_CS0/DDR2\_CA2/DDR2\_CA2 DDR1 DQ1 4/DDR0 DQ3 4/DDR1 DQ1 4 CK42 DDR1\_DQ1\_3/DDR0\_DQ3\_3/DDR1\_DQ1\_3 CM42 DDR1 DQ1 2/DDR0 DQ3 2/DDR1 DQ1 2 CM41 DDR1\_DQ1\_1/DDR0\_DQ3\_/DDR1\_DQ1\_1
CK41 DDR1\_DQ1\_1/DDR0\_DQ3\_/DDR1\_DQ1\_1 DDR1\_DQ1\_0/DDR0\_DQ3\_0/DDR1\_DQ1\_0 BF53 DDR1\_DQ1\_0/DDR0\_DQ4\_1/DDR0\_DQ2\_7 BF52 DDR2\_DQ0\_6/DDR0\_DQ4\_6/DDR0\_DQ2\_6 DDR3 DQSP 0/DDR0 DQSP 6/DDR1 DQSP 2 DDR2 DQ0 5/DDR0 DQ4 5/DDR0 DQ2 5 DDR2\_DQ0\_4/DDR0\_DQ4\_4 Data Strobes: Differential data strobe pairs. The data is captured at the crossing point of DQS during reading and write transactions. DDR2 DO0 3/DDR0 DO4 3/DDR0 DO2 3 DDR2 DOSP 1/DDR0 DOSP 1/DDR0 DOSP 3 M 0 DQS 5 DF DDR2\_DQ0\_2/DDR0\_DQ4\_2/DDR0\_DQ2\_2 BH49 DDR2\_DQ0\_1/DDR0\_DQ4\_1/DDR0\_DQ2\_1
DDR2\_DQ0\_0/DDR0\_DQ4\_0/DDR0\_DQ2\_0 AY53 DDR2\_DQ1\_7/DDR0\_DQ5\_7/DDR0\_DQ3\_7 DDR1 DQSN 1/DDR0 DQSN 3/DDR1 DQSN 1 DDR2 DQ1 6/DDR0 DQ5 6/DDR0 DQ3 6 AY50 DDR2\_DQ1\_5/DDR0\_DQ5\_5/DDR0\_DQ3\_5 0/DDR0\_DQSP\_2/DDR1\_DQSP\_0 CV44 | M\_0\_DQS\_2\_DN | CK51 | M\_0\_DQS\_1\_DN | CK50 | CK50 | M\_0\_DQS\_1\_DN | CR51 | M\_0\_DQS\_0\_DP | CR50 | M\_0\_DQS\_0\_DN | CR50 | CK50 AY49 DDR2 DQ1 4/DDR0 DQ5 4/DDR0 DQ3 4 DDR1 DQSN 0/DDR0 DQSN 2/DDR1 DQSN 0 BC53 DDR2\_DQ1\_3/DDR0\_DQ5\_3/DDR0\_DQ3\_3 1/DDR0\_DQSP\_1/DDR0\_DQSP\_1 DDR0\_DQSP\_ DDR2 DO1 2/DDR0 DO5 1/DDR0 DO3 2 DDR0 DQSN 1/DDR0 DQSN 1/DDR0 DQSN 1 DDR2\_DQ1\_1/DDR0\_DQ5\_1/DDR0\_DQ3\_1 DDR0\_DQSP\_0/DDR0\_DQSP\_0/DDR0\_DQSP\_0 BC49 DDR0\_DQSN\_0/DDR0\_DQSN\_0/DDR0\_DQSN\_0 DDR4/LP4/LP5/LP5 CMD Flip DDR2\_DQ1\_0/DDR0\_DQ5\_ DDR0\_DQSN\_bidDR0\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo\_fileSo DDR3\_DQ0\_7/DDR0\_DQ6\_1/DDR1\_DQ2\_7 BK45 DDR3\_DQ0\_6/DDR0\_DQ6\_6/DDR1\_DQ2\_6 | DDR0\_ODTI|DDR1\_CS0/IDDR1\_CA1
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA2/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CA3/IDDR1\_CS0
| DDR0\_MA15/IDDR1\_CS0
| DDR0\_MA15/IDD DDR3 DQ0 5/DDR0 DQ6 5/DDR1 DQ2 5 DDR3\_DQ0\_4/DDR0\_DQ6\_4/DDR1\_DQ2\_4 ignored if MR1 is programmed to disable RTT NOM. DDR3 DQ0 3/DDR0 DQ6 3/DDR1 DQ2 3 BK42 DDR3\_DQ0\_2/DDR0\_DQ6\_2/DDR1\_DQ2\_2 BK41 DDR3\_DQ0\_1/DDR0\_DQ6\_1/DDR1\_DQ2\_1 BH41 DDR3\_DQ0\_0/DDR0\_DQ6\_0/DDR1\_DQ2\_0 BD47 DDR3\_DQ1\_7/DDR0\_DQ7\_ BB47 DDR0\_MA1[vNc/DDR2\_CS1/DDR2\_CA4 | BT51 | BV42 | DDR0\_MA1[v]DDR3\_CA1/DDR3\_CA1/DDR3\_CA5 | BU50 | BU50 DDR3 DQ1 6/DDR0 DQ7 6/DDR1 DQ3 6 DDR3\_DQ1\_5/DDR0\_DQ7\_5/DDR1\_DQ3\_5 M 0 MA10 DDR3 DQ1 4/DDR0 DQ7 4/DDR1 DQ3 4 M 0 MA9

| Pin Name                            | Description                                                        | Pin Name | Description                                                   |
|-------------------------------------|--------------------------------------------------------------------|----------|---------------------------------------------------------------|
| A0-A16                              | SDRAM address bus                                                  | SCL      | I <sup>2</sup> C serial bus clock for SPD/TS and register     |
| BAO, BA1                            | Regsiter bank select input                                         | SDA      | I <sup>2</sup> C serial data line for SPD/TS and register     |
| BG0, BG1                            | Regsiter bank group select input                                   | SA0-SA2  | I <sup>2</sup> C slave address select for SPD/TS and register |
| RAS_n <sup>2</sup>                  | Register row address strobe input                                  | PAR      | Register parity input                                         |
| CAS_n <sup>3</sup>                  | Register column address strobe input                               | VDD      | SDRAM core power                                              |
| WE_n <sup>4</sup>                   | Register write enable input                                        |          |                                                               |
| CS0_n, CS1_n,<br>CS2_n, CS3_n       | DIMM Rank Select Lines input                                       | 12V      | Optional Power Supply on socket but<br>not used on RDIMM      |
| CKE0, CEK1                          | Register clock enable lines input                                  | VREFCA   | SDRAM command/address reference supply                        |
| ODT0, ODT1                          | Register on-die termination control lines input                    | VSS      | Power supply return (ground)                                  |
| ACT_n                               | Register input for activate input                                  | VDDSPD   | Serial SPD/TS positive power supply                           |
| DQ0-DQ63                            | DIMM memory data bus                                               | ALERT_n  | Register ALERT_n output                                       |
| CB0-CB7                             | DIMM ECC check bits                                                | VPP      | SDRAM Supply                                                  |
| TDQS9_t-TDQS17_t<br>TDQS_c-TDQS17_c | Dummy loads for mixed populations of x4 based and x8 based RDIMMs. |          |                                                               |
| DQS0_t-DQS17_t                      | Data Buffer data strobes<br>(positive line of differential pair)   | RESET_n  | Set Register and SDRAMs to a Known<br>State                   |
| DBI0_n-DBI8_n                       | Data Bus Inversion                                                 | EVENT_n  | SPD signals a thermal event has occurred                      |
| CK0_t, CK1_t                        | Register clock input (positive line of dif-<br>ferential pair)     | VIT      | SDRAM I/O termination supply                                  |
| CK0_c, CK1_c                        | Register clock input (negative line of differential pair)          | RFU      | Reserved for future use                                       |

Each lane of 8bits (Byte) of Data has it's own Data Strobe

DDR0\_MA1/(DDR3\_CA1/IDDR3\_CA5\_DDR0\_MA1/(DDR2\_CA0/IDDR0\_CA5/IDDR0\_CA6\_DDR0\_MA1/(DDR0\_CA2/IDDR0\_CA5/IDDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0\_CA5\_DDR0 DDRU\_MA[is:U]
Address: These signals are used to provide the multiplexed row and column address to the SDRAM. BB42 DDR3\_DQ1\_3/DDR0\_DQ7\_3/DDR1\_DQ3\_3 Pin Descriptions BB41 BB41 DDR3\_DQ1\_2/DDR0\_DQ7\_2/DDR1\_DQ3\_2 DDR3\_DQ1\_1/DDR0\_DQ7\_1/DDR1\_DQ3\_1 DDR3\_DQ1\_1/DDR0\_DQ7\_1/DDR1\_DQ3\_1 DDR0\_MAT/DDR0\_CA4/DDR0\_CA5/DDR0\_CA1 BY52 DDR0\_MA6/DDR0\_CA3/DDR0\_CA4/DDR0\_CS1 DDR3\_DQ1\_0/DDR0\_DQ7\_0/DDR1\_DQ3\_0 DDR0\_MA3/DDR0\_CS1/DDR0\_CS0/DDR0\_CA3 DDR0 MA2/DDR3 CS0/DDR3 CA2/DDR3 CA2 DDR0\_MA1/NC/DDR0\_CS1/DDR0\_CA4 DDR0\_MA0/NC/DDR3\_CS1/DDR3\_CA4 BN50 M\_0\_BG1 M\_0\_BG0 DDR0\_BG /DDR2\_CA2/DDR2\_CA3/DDR2\_CS0 DDR0\_BG)/DDR2\_CA3/DDR2\_CA4/DDR2\_CS1 DDR4/LP4/LP5/LP5 CMD Flip CB42 M\_0\_BA1 M\_0\_BA0 DDR0 BA1/DDR1 CA5/DDR1 CA6/DDR1 CA0 DDR0\_BA0/DDR3\_CA0/DDR3\_CA0/DDR3\_CA6 DDR4/LP4/LP5/LP5 CMD Flip BT53 M\_0\_ACT\_N (CTRL) DDR0\_ACT#/DDR2\_CS1/DDR2\_CS0/DDR2\_CA3 DDR4/LP4/LP5/LP5 CMD Flip BV45 >> M\_0\_PARITY ---> R3 Command and Address Parity Input : DDR4 Supports Even Parity check in DRAMs with MR 475R setting. Once it's enabled via Register in MR5, then DRAM calculates Parity with ACT n, RAS\_n/A16, CAS\_n/A15, WE n/A14, BG0-BG1, BAO-BA1, A17-A0. Input parity should maintain the rising edge of the clock and at the same time with command & address with CS\_n LOW. DDR0\_PAR/DDR3\_CS1/DDR3\_CS0/DDR3\_CA3 AU49 +V\_D4CH0\_CA\_VREE DDR0\_VREF\_CA eference voltage for control, command, and address pins. 0R4 O201 DRAM\_RESET\_N\_R DV47 DRAM RESET# DDR RCOMP Place R541 as close as possible to MCP TGL UP3 IP EXT/BGA 1. RAS n is a multiplexed function with A16. 2. CAS\_n is a multiplexed function with A15. Document Number 3. WE\_n is a multiplexed function with A14.

# MEMORY CHANNEL B



Title 

Size Document Number 

A3 CDoc> Rev 

Rev 

Rev 

Rev 

Rev 

Rev 

A 1

CATERR#

Catastrophic Error: This signal indicates that the system has experienced a catastrophic error and cannot continue to operate. The processor will set this signal for nonrecoverable machine check errors or other unrecoverable internal errors. CATERR# is used for signaling the following types of errors: Legacy MCERRs, CATERR# is asserted for 16 BCLKs. Legacy IERRs, CATERR# remains asserted until warm or cold reset.

### PROCHOT#

The PROCHOT# (processor hot) signal is asserted by the processor when the TCC is active. Only a single PROCHOT# pin exists at a package level. When any DTS temperature reaches the TCC activation temperature, the PROCHOT# signal will be asserted. PROCHOT# assertion policies are independent of Adaptive Thermal Monitor enabling. The PROCHOT# signal can be configured to the following modes:

- Input Only: PROCHOT is driven by an external device.
   Output Only: PROCHOT is driven by processor.
   Bi-Directional: Both Processor and external device can drive PROCHOT signal

Time Synchronization: Used for synchronization both input (latch time when pin asserted) and output (toggle pin when programmed time is hit).



until de-asserted:
- 1 = (Default) Normal
Operation; No stall. - 0 = Stall

U1D

RSVD 2 RSVD\_3 RSVD\_4

RSVD\_5

DV24 DW4? DW49 A48

4 OF 21

TGL\_UP3\_IP\_EXT/BGA

TIME SYNC:
The PCH supports two Timed GPIOs as native function (TIME SYNC) that is muxed on GPIO pins. The intent usage of the Timed GPIO function is for time synchronization purpose.
Timed GPIO can be an input or an output.

As an input, a GPIO input event triggers the HW to capture the PCH Always Running Timer (ART) time in the Time Capture register. The GPIO input event must be asserted for at least two crystal oscillator clocks period in order for the event to be recognized.

As an output, a match between the ART time and the software programmed time value triggers the HW to generate a GPIO output event and capture the ART time in the Time Capture register. If periodic mode is enabled, HW generates the periodic GPIO events based on the programmed interval. The GPIO output event is asserted by HW for at least two crystal oscillator clocks period.

Document Number <Doc> Size A3 <RevCode> Sheet







### U1H 8 OF 21 PCIE4\_M.2\_SSD\_TX\_P3 PCIE4\_M.2\_SSD\_TX\_N3 PCIE4\_M.2\_SSD\_RX\_P3 PCIE4\_M2\_SSD\_TX\_P1 PCIE4\_M2\_SSD\_TX\_N1 PCIE4\_M2\_SSD\_RX\_P1 PCIE4\_M2\_SSD\_RX\_N1 PCIE4 TX P 3 PCIE4 TX P 1 P7 PCIE4\_TX\_N\_3 PCIE4\_RX\_P\_3 PCIE4\_TX\_N\_1 PCIE4 RX P 1 N2 PCIE4\_RX\_N\_3 PCIE4\_RX\_N\_1 PCIE4\_M.2\_SSD\_TX\_P0 PCIE4\_M.2\_SSD\_TX\_N0 PCIE4\_M.2\_SSD\_RX\_P0 PCIE4\_M.2\_SSD\_RX\_N0 PCIE4\_M.2\_SSD\_TX\_P2 PCIE4\_M.2\_SSD\_TX\_N2 PCIE4\_M.2\_SSD\_RX\_P2 PCIE4\_TX\_P\_2 PCIE4\_TX\_P\_0 T7 PCIE4\_TX\_N\_2 PCIE4\_RX\_P\_2 PCIE4\_TX\_N\_0 PCIE4 RX P 0 PCIE4\_RX\_N\_0 Y12 PCIE4\_RCOMP\_P\_R23 2.21K PCIE4\_RCOMP Capacitance on RCOMP nets (PCIe4 RCOMP P/N) cannot exceed 2.5pF each. This includes routing and via caps TGL\_UP3\_IP\_EXT/BGA

## 12.2 PCIe4 Gen4 Interface Signals

| Signal Name                        | Description                             | Dir | Buffer<br>Type | Link<br>Type | Availability                 |
|------------------------------------|-----------------------------------------|-----|----------------|--------------|------------------------------|
| PCIE4_RCOMP_P<br>PCIE4_RCOMP_N     | Resistance Compensation for PEG channel | I   | Analog         | Diff         | UP3/UP4/H<br>Processor Lines |
| PCIE4_TX_P[3:0]<br>PCIE4_TX_N[3:0] | PCIe Transmit Differential Pairs        | 0   | PCIE           | Diff         | UP3/UP4/H<br>Processor Lines |
| PCIE4_RX_P[3:0]<br>PCIE4_RX_N[3:0] | PCIe Receive Differential Pairs         | 1   | PCIE           | Diff         | UP3/UP4/H<br>Processor Lines |

Title 

Size Document Number 

A3 Code>

Date: Monday, November 15, 2021 Sheet 9 of 41







Document Number Monday, November 15, 2021 Sheet

Size A3

Rev <RevCode>

PCI Express\* Clock Output: Serial Reference 100 MHz PCIe\* specification compliant differential output clocks to PCIe\* devices

• CLKOUT\_PCIE\_P/N [6:0] = Can be used for PCIe\* Gen1, Gen2, and Gen3 support

• CLKOUT\_PCIE\_P/N [4, 3, 0] = Must be used for PCIe\* Gen4 support +3<u>V3</u>S +3<u>V3</u>S 48/270 U1K NOP R28 R29 11 OF 21 > 10K/1% 10K/1% TRIP #2 CLKOUT\_PCIE\_P6 CLKOUT\_PCIE\_N6 CLKOUT\_PCIE\_P6 CLKOUT\_PCIE\_N6 100 MHz PCIe CLK GPP\_F19/SRCCLKREQ6# GPP\_H11/SRCCLKREQ5# BW2 GPP\_H10/SRCCLKREQ4# GPP\_D8/SRCCLKREQ3# CLKOUT\_PCIE\_P5 CLKOUT\_PCIE\_P5 << LAN 2 - EB-TI22A I211 CLKOUT\_PCIE\_N5
100 MHz PCIe CLK GPP\_D7/SRCCLKREQ2# GPP D6/SRCCLKREQ1# GPP\_D5/SRCCLKREQ0# BW4
CLKOUT\_PCIE\_P4
CLKOUT\_PCIE\_N4
100 MHz PCIe CLK ->> M.2\_SSD\_SUS\_CLK XTAL\_OUT Suspend Clock: This clock is a digitally buffered version of the RTC clock. XTAL\_IN CL7 CLKOUT\_PCIE\_P3 CLKOUT PCIE P3 << CL8 CLKOUT\_PCIE\_P3
CLKOUT\_PCIE\_N3
100 MHz PCIe CLK TRIP #1 CLKOUT\_PCIE\_N3 ( ->> M.2\_BTWIFI\_SUS\_CLK GPD8/SUSCLK XTAL\_RTC\_32K\_OUT M.2 - Key B CLKOUT\_PCIE\_P2 CLKOUT\_PCIE\_N2 CB4 CLKOUT\_PCIE\_P2
CLKOUT\_PCIE\_N2
100 MHz PCIe CLK DR47 XTAL RTC 32K IN R15 1K, 1%, 0201 RTCX1 BY4
CLKOUT\_PCIE\_P1
CLKOUT\_PCIE\_N1
100 MHz PCIe CLK RTCRST# SRTCRST# M.2 - Key E CLKOUT\_PCIE\_P1 CLKOUT\_PCIE\_N1 NOP DK37 CN7 CLKOUT\_PCIE\_P0 CLKOUT\_PCIE\_P0 << M.2 - Key M CLKOUT\_PCIE\_10 CLKOUT\_PCIE\_P0
CLKOUT\_PCIE\_N0
100 MHz PCIe CLK DJ5 XCLK\_BIASREF X2 32.768KHz TGL\_UP3\_IP\_EXT/BGA VCCPRTC\_3P3 RTC Battery RTC RESET BUTTON BATT\_HOLDER\_2032 1uF

Rev <RevCode> Document Number









U1P 16 OF 21 VSS 223 VSS 289 A32 B2 B23 VSS\_224 VSS\_290 A45 VSS\_225 VSS\_291 A49 B27 VSS 226 VSS 292 AA41 AA48 B32 B36 VSS\_227 VSS\_293 VSS\_228 VSS 294 B39 B42 AB5 AB7 VSS\_229 VSS\_295 VSS\_230 VSS\_231 VSS\_296 VSS\_297 AB8 AC44 AC49 B52 B8 VSS\_232 VSS\_233 VSS\_298 VSS\_299 AD4 AD48 BA48 VSS\_234 VSS\_300 BA53 VSS 235 VSS 301 AD8 AF4 BB4 BB8 VSS\_236 VSS\_302 VSS\_237 VSS\_238 VSS 303 BC1 BC2 BD12 AF8 VSS\_304 AG41 VSS\_305 VSS\_306 VSS\_239 AG42 VSS 240 AG44 AG45 BD4 BD48 VSS\_241 VSS\_242 VSS\_307 VSS 308 AG47 AG48 BD8 BF39 VSS\_243 VSS\_309 VSS\_244 VSS\_245 VSS\_310 VSS\_311 VSS\_312 VSS\_313 VSS\_314 BF44 BF42 BF42 BF44 BF44 VSS 310 AG53 AH4 AH8 VSS\_246 VSS\_247 AK12 VSS\_314 BF45 VSS\_248 VSS\_249 AK4 BF47 BF5 AK48 VSS\_250 VSS\_316 AK5 VSS\_251 VSS\_252 VSS 317 AK7 AK8 BF7 BF8 VSS\_318 VSS\_253 VSS\_254 VSS\_319 VSS\_320 BG48 AM1 AM2 AM4 BG53 BH1 VSS\_255 VSS\_256 VSS\_321 VSS 322 AM8 AN41 BH2 BH4 VSS\_257 VSS\_323 VSS\_324 VSS 258 AN42 BH8 BK12 VSS\_259 VSS\_325 AN44 VSS\_260 VSS\_261 VSS\_326 VSS\_327 BK4 BK48 AN45 AN47 VSS\_262 VSS\_263 VSS\_328 AN48 BK8 VSS 329 AN53 AP4 BL49 BM1 VSS\_264 VSS\_330 VSS 265 VSS 331 AP8 AT4 BM4 BM41 VSS\_266 VSS\_332 VSS\_267 VSS\_268 VSS 333 AT48 BM42 VSS\_334 BM44 AT51 VSS\_269 VSS\_270 VSS\_335 VSS\_336 AT8 AV12 AV39 BM47 VSS\_271 VSS\_272 VSS\_337 VSS\_338 BM8 AV4 AV5 BN48 BP41 VSS\_273 VSS\_339 VSS\_274 VSS\_275 VSS 340 BP49 BP5 BP50 BP7 AV7 VSS\_341 AV8 VSS\_276 VSS\_277 VSS 342 AW1 VSS\_343 AW2 VSS\_344 VSS\_345 VSS\_278 AW48 BT44 VSS 279 AY4 AY41 BT48 BU49 VSS\_346 VSS\_347 VSS\_280 VSS 281 AY42 AY44 BV3 BV48 VSS\_282 VSS\_348 VSS\_283 VSS\_284 VSS\_349 VSS\_350 AY45 BV5 AY47 BW10 VSS\_285 VSS\_286 VSS\_351 VSS\_352 AY8 BY41 AY9 BY42 VSS\_287 VSS\_353 B13 VSS 288 TGL\_UP3\_IP\_EXT/BGA





Title 

Size | Document Number | Rev |
A3 | <Doc> | <Rev |
Code:

Date: | Monday, November 15, 2021 | Sheet 17 of 41 |

U1S 19 OF 21 RSVD\_23
RSVD\_24
RSVD\_25
RSVD\_25
RSVD\_27
RSVD\_27
RSVD\_28
RSVD\_29
RSVD\_31

RSVD\_19
RSVD\_19
RSVD\_1P\_30
RSVD\_1P\_30
RSVD\_1P\_30
RSVD\_1P\_30
RSVD\_1P\_31
RSVD\_1P\_32
RSVD\_1P\_33
RSVD\_1P\_34
RSVD\_1P\_35
RSVD\_1P\_35
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_37
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_39
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_37
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_39
RSVD\_1P\_39
RSVD\_1P\_39
RSVD\_1P\_39
RSVD\_1P\_36
RSVD\_1P\_36
RSVD\_1P\_37
RSVD\_1P\_38
RSVD\_1P\_38
RSVD\_1P\_39
RSVD\_1P\_39 DF53\_RSVD\_19 DF52 RSVD\_20 DT52 DU53 PCH\_IST\_TP\_1 PCH\_IST\_TP\_0 DF50 DF49 RSVD\_21 RSVD\_22 CY30 CY15 RSVD\_TP\_25 RSVD\_TP\_26 RSVD\_TP\_27

A6 IST\_TP\_1
IST\_TP\_0 TGL\_UP3\_IP\_EXT/BGA Document Number <Doc> Rev <RevCode>

|           | Configuration Signals: The CFG signals have a default                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |   |     |    |                                 |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----|---------------------------------|
| CFG[17:0] | value of '1' if not terminated on the board. Refer to the appropriate platform design guide for pull-down recommendations when a logic low is desired.  Intel recommends placing test points on the board for CFG pins.  • CFG[3], CFG[0]: Reserved configuration lane.  • CFG[2]: H_PCI Express* Static x16 Lanes Numbering Reversal.  — 1 - (Default) Normal — 0 - Reversed  • CFG[4]: eDP enable: — 1 = Disabled. — 0 = Enabled.  • CFG[6:5]: H_PCI Express* Bifurcation — 00 = 1 x8, 2 x4 PCI Express* — 11 = 1 x16 PCI Express* — 11 = 1 x16 PCI Express*  • CFG[13:7]: Reserved configuration lanes.  • CFG[13:7]: Reserved configuration lanes.  • CFG[14]: PEGGO (PCIE4) Lane Reversal: — 1 - (Default) Normal — 0 - Reversed  • CFG[17:151: Reserved configuration lanes. | I | GTL | SE | UP3/UP4/H<br>Processor<br>Lines |

BPM#[3:0]
Breakpoint and Performance Monitor Signals: Outputs from the processor that indicate the status of breakpoints and programmable counters used for monitoring processor performance.

# Processor Internal Pull-Up / Pull-Down Terminations

| Signal Name | Pull Up/Pull Down | Rail                  | Value   |
|-------------|-------------------|-----------------------|---------|
| BPM#[3:0]   | Pull Up/Pull Down | VCC <sub>IO</sub> OUT | 16-60 Ω |
| PROC_PREQ#  | Pull Up           | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TDI    | Pull Up           | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TMS    | Pull Up           | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TRST#  | Pull Down         | VCC <sub>STG</sub>    | 3 ΚΩ    |
| PROC_TCK    | Pull Down         | VCC <sub>STG</sub>    | 3 ΚΩ    |
| CFG[17:0]   | Pull Up           | VCC <sub>IO</sub> OUT | 3 КΩ    |



Title

Size Document Number

A3 | Document Number | Rev |

Code>

Date: Monday, November 15, 2021 | Sheet 19 of 41



### p.143/187 TL-EDS

### 12.6.3 Digital Display Interface (DDI) Signals

| Signal Name                                                    | Description                                                                                                                             | Dir. | Buffer<br>Type | Link Type | Availability  |
|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|----------------|-----------|---------------|
| DDIA_TXP[3:0] DDIA_TXN[3:0] DDIB_TXP[3:0] TX DDIB_TXN[3:0]     | Digital Display Interface Transmit:<br>DisplayPort and HDMI Differential Pairs                                                          | 0    | DP*/HDMI       | Diff      | All Processor |
| DDIA_AUX_P<br>DDIA_AUX_N<br>DDIB_AUX_P <b>AU</b><br>DDIB_AUX_N | Digital Display Interface Display Port Auxiliary: Half-duplex, bidirectional channel consist of one differential pair for each channel. | I/O  | DP*            | Diff      | Lines.        |

## p.103/507 TL-TDG

|                    | Signal Mapping                                |                             |                                       |      |  |
|--------------------|-----------------------------------------------|-----------------------------|---------------------------------------|------|--|
| Description        | Tiger Lake<br>Processor                       | Tiger Lake PCH              | CRB DisplayPort* Mapping              | Note |  |
|                    | DDIx_TXP/N[3:0]                               | N/A                         | N/A                                   | 1    |  |
| Main Link (Tx)     | TCPx_TX_P/N[1:0]<br>and<br>TCPx_TXRX_P/N[1:0] | N/A                         | N/A                                   | 2    |  |
| Aux Channel        | DDIx_AUXP/N                                   | N/A                         | N/A                                   | 1    |  |
| AUX Channel<br>AUX | TCPx_AUX_P/N                                  | N/A                         | N/A                                   | 2    |  |
| Hot Plug Detect    | N/A                                           | DDSP_HPD_x                  | N/A                                   |      |  |
| DISP_UTILS         | Recommend 50 ohm n                            | ominal trace impedance. Req | uires level shifting on the platform. |      |  |
| DDIA_RCOMP         | 150 ohm +/-1% pull-d                          | own to VSS                  |                                       | 3    |  |
| TC_RCOMP           | 150 ohm +/-1% conne                           | cted between TC_RCOMP_P a   | and TC_RCOMP_N                        | 4    |  |

- 1. Signals names apply for DDI A/B ports.
  2. Signals names apply for TCP ports.
  3. Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any DDI implemented.
- Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any TCP implemented.

### p.103/507 TL-TDG

| December 1      | Signa                                      | al Mapping                              | Note |
|-----------------|--------------------------------------------|-----------------------------------------|------|
| Description     | Processor                                  | РСН                                     | Note |
| Main Link (Tx)  | DDIx_TXP/N[3:0]                            | N/A                                     | 1    |
| TX              | TCPx_TX_P/N[0:1]<br>and TCPx_TXRX_P/N[0:1] | N/A                                     | 2    |
| DDC DDC         | N/A                                        | DDPx_CTRLCLK and DDPx_CTRLDATA          |      |
| Hot Plug Detect | N/A                                        | DDSP_HPD_x                              |      |
| DDIA_RCOMP      | 150 ohm +/-1% pull-down to VSS<br>Ohm      | , Provide good noise isolation, Rdc<0.2 | 3    |
| TC_RCOMP        | 150 ohm +/-1% connected between            | en TC_RCOMP_P and TC_RCOMP_N            | 4    |
|                 |                                            |                                         |      |







### 12.6.3 Digital Display Interface (DDI) Signals

| Signal Name                                             | Description                                                                                                                             | Dir. | Buffer<br>Type | Link Type | Availability  |
|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|----------------|-----------|---------------|
| DDIA_TXP[3:0] DDIA_TXN[3:0] DDIB_TXP[3:0] DDIB_TXN[3:0] | Digital Display Interface Transmit:<br>DisplayPort and HDMI Differential Pairs                                                          | 0    | DP*/HDMI       | Diff      | All Processor |
| DDIA_AUX_P<br>DDIA_AUX_N<br>DDIB_AUX_P<br>DDIB_AUX_N    | Digital Display Interface Display Port Auxiliary: Half-duplex, bidirectional channel consist of one differential pair for each channel. | I/O  | DP*            | Diff      | Lines.        |

|                    | Signal Mapping                                |                                 |                                    |      |
|--------------------|-----------------------------------------------|---------------------------------|------------------------------------|------|
| Description        | Tiger Lake<br>Processor                       | Tiger Lake PCH                  | CRB DisplayPort* Mapping           | Note |
|                    | DDIx_TXP/N[3:0]                               | N/A                             | N/A                                | 1    |
| Main Link (Tx)     | TCPx_TX_P/N[1:0]<br>and<br>TCPx_TXRX_P/N[1:0] | N/A                             | N/A                                | 2    |
|                    | DDIx_AUXP/N                                   | N/A                             | N/A                                | 1    |
| Aux Channel<br>AUX | TCPx_AUX_P/N                                  | N/A                             | N/A                                | 2    |
| Hot Plug Detect    | N/A                                           | DDSP_HPD_x                      | N/A                                |      |
| DISP_UTILS         | Recommend 50 ohm no                           | ominal trace impedance. Require | es level shifting on the platform. |      |
| DDIA_RCOMP         | 150 ohm +/-1% pull-d                          | own to VSS                      |                                    | 3    |
| TC RCOMP           | 150 ohm +/-1% conne                           | cted between TC RCOMP P and     | TC RCOMP N                         | 4    |

- 1. Signals names apply for DDI A/B ports.
- Signals names apply for TCP ports.
   Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any DDI implemented.
   Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any TCP implemented.

- Table 47. HDMI\* Signals TCPx\_TX\_P/N[0:1] and TCPx\_TXRX\_P/N[0:1] DDC DDC Hot Plua Detec DDSP\_HPD\_x DDIA\_RCOMP
  - . Signal names apply for DDI A/B ports.
  - Signal names apply for TCP ports.

    Signal names apply for TCP ports.

    Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any DDI implemented

    Provide good noise isolation, Platform Rdc<0.2 Ohm, require if any TCP implemented

<Title> Document Number Rev <RevCode>









VCCIN POWER CONVERSION PHASE I



VCCIN POWER CONVERSION PHASE II

# VCCIN\_AUX POWER CONVERSION PHASE I





















3V3S\3V3A\VCCCST PWRGD



Config\_0 Config\_1 Config\_2 Config\_3 Module type and (Pin 21) (Pin 69) (Pin 75) (Pin 1) main host interface GND GND GND GND SSD-SATA GND NC GND GND SSD-PCIe NC GND GND GND WWAN-SSIC
NC NC NC NC NC No Module Present

Communication Equipment, Cellular Modem, 5G/LTE/HSPA+/WCDMA/GNSS, Global-Band, M.2 3052 (Key B), Sierra EM9191





+3.3V

+3.3V CARD\_PWR\_OFF#(1.8V/3.3V)

GPIO9/DAS/DSS#(3.3V)

GPIO5(1.8V)

22 GPIO6(1.8V)
GPIO7(1.8V)
GPIO7(1.8V)

26 GPIO7(1.8V)

28 GPIO7(1.8V)

GND USB D+

GND

CONFIG\_0

GPIO\_11(1.8V) DPR(1.8V)

-SM.2-B\_USB2N\_8

M2B\_WAKE\_ON\_WAN#



**NOP** R21 8.25K,1%,0402

NOP

R497

1uF

NOP



Spacers for Key-B & Key-M Heatsink M3 Spacer SMT 2.5mm M3 Spacer SMT 2.5mm

| Size   Document Number | Re |
|------------------------|----|



M.2 M (SSD)

Document Number

Rev <RevCode>



Connect

Connect

Disconnect

SPI FLASH/TPM Document Numbe

L

Н

H

 $A_0 - A_4$ 

HIGH-Z State

HIGH-Z State

A<sub>5</sub>-A<sub>9</sub>

HIGH-Z State



\_\_\_\_\_







Title

TRIP 1&2

Size | Document Number | Rev | < Rev



Figure 247. Premium PWROK Generation Flow Diagram



UN-IMPELEMNTED (VCCSTG CPU & VCCST CPU WERE MERGED TOGETHER):



Document Number

IN VOLUME: VccSTG gated by SLP S3#

IN Premium, VccSTG gated by {CPU\_C10\_GATE#}